|
|
|
|
|
|
Workshop on Compact Modeling at the 6th International Conference on Modeling and Simulation of Microsystems |
Date
|
February 25-27, 2003 | |
Venue | Grand Hyatt San Francisco
San Francisco, California, USA |
|
Synopsis | Compact Models
(CMs) for circuit simulation have been at the heart of CAD tools for circuit
design over the past decades, and are playing an ever increasingly important
role in the very-deep-submicron/system-on-chip (VDSM/SOC) era. As
the mainstream MOS technology is scaled into the VDSM regime, development
of a truly physical and predictive compact model for circuit simulation
that covers geometry, bias, temperature, DC, AC, RF, and noise characteristics
becomes a major challenge.
Workshop on Compact Modeling (WCM) is one of the first of its kind in bringing people in the CM field together. The objective of WCM is to create a truly open forum for discussion among experts in the field as well as feedback from technology developers, circuit designers, and CAD tool vendors. For WCM-MSM2003, it is planned to have an Invited-Speaker Session, an Evening Forum on "Model development - industry requirement dialogue", contributed Poster Session as well as Tutorial Session. The topics are extended to the following areas, within the main theme - compact models for circuit simulation:
|
|
Invited Speakers | Invited speakers
as well as panelists for the WCM Forum from all over the world (10 countries)
are listed below (speakers
underlined):
|
top |
Workshop
Program |
There are
22 invited papers, which are categorized in the following topic areas (speakers
underlined):
Compact modeling and design:
Robert Dutton and Chang-Hoon Choi, Stanford University, USA Eric Vittoz, Christian Enz, and Francois Krummenacher*, Swiss Center for Electronics and Microtechnology, *EPFL, Switzerland
Averill Bell, Kumud Singhal, and Hermann Gummel, Agere Systems, USA Carlos Galup-Montoro, M. C. Schneider, A. I. A. Cunha*, and O. C. Gouveia-Filho**, Universidade Federal de Santa Catarina, *Escola Politécnica/UFBA - Salvador, **CIEL/UFPR - Curitiba, Brazil Mitiko Miura-Mattausch, D. Navarro, H. Ueno, H. J. Mattausch, K. Morikawa*, S. Itoh*, A. Kobayashi*, and H. Masuda*, Hiroshima University, *Semiconductor Technology Academic Research Center, Japan Jin He, Xuemei Xi, Mansun Chan*, Ali Niknejad, and Chenming Hu, University of California at Berkeley, USA, *Hong Kong University of Science and Technology, Hong Kong Xing Zhou, Siau Ben Chiah, and Khee Yong Lim*, Nanyang Technological University, *Chartered Semiconductor Manufacturing, Singapore
Mansun Chan, Yuan Taur*, Chung Hsun Lin**, Jin He**, Ali Niknejad**, and Chenming Hu**, Hong Kong University of Science and Technology, Hong Kong, *University of California at San Diego, **University of California at Berkeley, USA Jerry Fossum, Lixin Ge, and Meng-Hsueh Chiang, University of Florida, USA
Colin McAndrew, T. Bettinger, L. Lemaitre, and M. Tutt, Motorola, USA Michael Schroter, University of Technology Dresden, Germany
A. J. Scholten, L. F. Tiemeijer, R. van Langevelde, R. J. Havens, A. T. A. Zegers-van Duijnhoven, V. C. Venezia, and Dirk Klaassen, Philips Research Laboratories, The Netherlands Hyungcheol Shin, Jeonghu Han, and Minkyu Je, Korea Advanced Institute of Science and Technology, Korea
Narain Arora, Cadence Design Systems, USA Ali Niknejad, Mansun Chan*, Chenming Hu, Xuemei Xi, Jin He, Pin Su, Yu Cao, Hui Wan, Mohan Dunga, Chinh Doan, Sohrab Emami, and Chung-Hsun Lin, University of California at Berkeley, USA, *Hong Kong University of Science and Technology, Hong Kong Andrea Pacelli, State University of New York at Stony Brook, USA Sang-Pil Sim and Cary Yang, Santa Clara University, USA Niranjan Talwalkar, Patrick Yue, and Simon Wong, Stanford University, USA
Xin Gu, Gennady Gildenblat,Glen Workman*, and Shye Shapira**, Pennsylvania State University, *Motorola, **Agere Systems, USA
Thomas Gneiting, Advanced Modeling Solutions, Germany
Laurent Lemaitre, Colin McAndrew*, and Wladyslaw Grabinski, Motorola, Switzerland, *Motorola, USA Marek Mierzwinski and Robert Dutton*, Tiburon Design Automation, *Stanford University, USA |
|
Forum and Evening Panel | Forum on Model
development - industry requirement dialogue
Continued from the first successful Workshop on Compact Modeling (WCM-MSM2002) in San Juan, April 2002, this second Workshop (WCM-MSM2003) encompasses a broader range of topics, from intrinsic bulk MOS to bipolar and SOI/double-gate, as well as RF/interconnect/extrinsic/passive-element models, covering important issues on design considerations, parameter extraction, and simulator interface. To complement the invited technical presentations by experts from both academia and industry, a Forum on "model development - industry requirement dialogue" is organized, in which we are going to hear experts' views on the general topic: An Evening Panel discussion
will be followed by a panel of experts from major representative academic
(Stanford, UC Berkeley), chip industry (Intel, LSI Logic, Philips), and
EDA vendors (Cadence, Mentor Graphics, Synopsys). The Panel will
discuss important topics that are in line with the theme of this Workshop:
We are expected to hear "spirited difference of opinions" on how to define, develop, and deploy a good compact model that is central to the mutual benefit of the entire chip design, modeling, and manufacturing communities. |
|
Moderator | Narain Arora, Cadence Design Systems, USA | |
Panelists |
|
top |
Poster Session | Poster presentations
in the scope of "compact models for circuit simulation" are solicited.
A 5-minute oral briefing for each poster paper is planned before
the poster presentation session.
Contributed poster papers are listed below (presenters underlined):
Jin He, Xuemei Xi, Mansun Chan, and Chenming Hu, University of California at Berkeley, USA Mohan V. Dunga, Xuemei Xi, Jin He, I. Polishchuk, Qiang Lu, Mansun Chan, Ali Niknejad, and Chenming Hu, University of California at Berkeley, USA X. Gu and G. Gildenblat, Pennsylvania State University, USA X. Cai, H. Wang, X. Gu, and G. Gildenblat, Pennsylvania State University, USA X. Gu, H. Wang, G. Gildenblat, G. Workman*, S. Veeraraghavan*, S. Shapira**, and K. Stiles**, Pennsylvania State University, *Motorola, **Agere Systems, USA Q. Ngo, D. Navarro*, T. Mizoguchi*, S. Hosakawa*, H. Ueno*, M. Miura-Mattausch*, and C. Y. Yang, Santa Clara University, USA, *Hirohsima, Japan Meng-Hsueh Chiang, Judy X. An, Zoran Krivokapic, and Bin Yu, Advanced Micro Devices, USA T. Nakagawa, T. Sekigawa, T. Tsutsumi, E. Suzuki, and H. Koike, National Institute of Advancet Industrial Science and Technology, Japan Richard Williams, Josef Watts, Myung-hee Na, and Kerry Bernstein, IBM, USA Siau Ben Chiah, Xing Zhou, and Khee Yong Lim*, Nanyang Technological University, *Chartered Semiconductor Manufacturing, Singapore Siau Ben Chiah, Xing Zhou, and Khee Yong Lim*, Nanyang Technological University, *Chartered Semiconductor Manufacturing, Singapore Bartlomiej Swiercz, Lukasz Starzak, Mariusz Zubert, and Andrzej Napieralski, Technical University of Lodz, Poland Tom Dhaene, University of Antwerp, Belgium D. Y. Chiu, G. W. Huang, and K. M. Chen, National Nano Device Laboratories, Taiwan |
top |
Tutorial Session | Two tutorials
are offered as listed below (speakers
underlined):
Jeroen Paasschens and R. van der Toorn, Philips Research Laboratories, The Netherlands Mahesh Patil, Indian Institute of Technology - Bombay, India |
top |
Presentation
Slides |
(Click on
each
to download the PDF file. © Copyright
of the PDF files belongs to the respective contributors. Last update:
.)
Download and save the entire ZIP file of presentation slides (14MB) |
|
Invited papers | Narain
Arora, Characterization and Modeling of Copper Interconnects for VLSI
Design
Averill Bell, USIM Design Considerations Mansun Chan, A Framework for Generic Physics Based Double-Gate MOSFET Modeling Jerry Fossum, A Physics-Based Compact Model for Nano-Scale DG and FD/SOI MOSFETs Carlos Galup-Montoro, Theory, Development and Applications of the Advanced Compact MOSFET (ACM) Model Thomas Gneiting, A Unified Environment for the Modeling of Ultra Deep Submicron MOS Transistors Xin Gu, Surface-Potential-Based Extrinsic MOSFET Model Dirk Klaassen, Noise Modelling with MOS Model 11 for RF-CMOS Applications Laurent Lemaitre, Standardization of Compact Device Modeling in High Level Description Language Colin McAndrew, BJT Modeling with VBIC, Basics and V1.3 Updates Marek Mierzwinski, Changing the Paradigm for Compact Model Integration in Circuit Simulators Using Verilog-A Mitiko Miura-Mattausch, HiSIM: Accurate Charge Modeling Important for RF Era Ali Niknejad, Compact Modeling for RF and Microwave Integrated Circuits Michael Schroter, Compact Bipolar Transistor Modeling - Issues and Possible Solutions Sang-Pil Sim, Unified RLC Model for On-chip Interconnects Hyungcheol Shin, Physical Modeling of Substrate Resistance in RF MOSFETs Eric Vittoz, A Basic Property of MOS Transistors and its Circuit Implications Xing Zhou, A Technology-Based Compact Model for Predictive Deep-Submicron MOSFET Modeling and Characterization |
|
Forum | The Role of Compact Models in
the Fab and Fabless Business
Colin McAndrew (Session Chair) Peter Bendix, The Role of Compact Models in the Fab and Fabless Business Dirk Klaassen, The Role of Compact Models in the Fab and Fabless Business Shiuh-Wuu Lee, Physical Compact Modeling |
|
Posters | Siau
Ben Chiah, Unified Length-/Width-Dependent Threshold Voltage Model
with Reverse Short-Channel and Inverse Narrow-Width Effects
Siau Ben Chiah, Unified Length-/Width-Dependent Drain Current Model for Deep-Submicron MOSFETs Xin Gu, Substrate Current in Surface-Potential-Based Compact MOSFET Models Xin Gu, Application of Genetic Algorithm to Compact MOSFET Model Parameter Extraction Xin Gu, A Surface-Potential-Based Compact Model of NMOSFET Gate Tunneling Current Tadashi Nakagawa, Primary Consideration on Compact Modeling of DG MOSFETs with Four-Terminal Operation Mode Andrzej Napieralski, An Interactive Website as a Tool for CAD of Power Circuits Quoc Ngo, Gate Current Partitioning Scheme for Circuit Simulation Richard Williams, A Compact Model Methodology for Device Design Uncertainty |
|
Tutorials | Jeroen
Paasschens, Modelling of Si and SiGe Bipolar Transistors with the Compact
Model Mextram 504
Mahesh Patil, The Look-Up Table Approach and its Implementation in a Circuit Simulator |
top |
Websites for Proceedings | http://www.nsti.org/procs/Nanotech2003v2/7
(Vol. 2, Chapter 7: Compact Modeling) |
|
WCM-MSM2003
official websites |
http://www.nsti.org/Nanotech2003/WCM2003/ | |
WCM2002 website | View 2002 WCM program and presentation slides |
|
Click to download the program (PDF) (Updated: February 11, 2003) |