## **Design Exercise**

EE4613:

CMOS Process and Device Simulation

## Objectives

- Design and simulate the processing and characteristics of nMOS transistors for a given 2-μm N-well CMOS process.
- Observe layer structures and profiles at various stages of the process.
- Visualize MOS transistor operation in terms of doping, potential, field, carrier, current distributions.
- Observe and relate device performance parameters to process variations.
- Understand design trade-offs in device performance optimization.
- Learn data analysis and graphical prediction from numerical data.
- Appreciate the differences in analytical and numerical approaches to MOS transistor design.

General Guide [to be applied and carried out during the hands-on sessions]

- Study and understand the given 2-μm N-well CMOS process recipe and mask, TSUPREM-4 commands and VisualFab modules.
- Observe device <u>cross-sectional views</u> at various process steps, probe <u>doping</u> <u>profiles</u> through different cutlines, monitor <u>process parameters</u> (such as oxide thickness, surface/peak doping concentration, junction depth, etc.).
- Emulate *split-wafer experiment* to observe <u>target-variable relations</u>, such as doping profile (and surface/peak doping) versus implant dose and energy, or oxide thickness versus oxidation time and temperature.
- With reference to the given CMOS process recipe, implement the process to simulate <u>only</u> the nMOS transistor of the CMOS process. The resulting structures of your design of experiment (DOE) will be used to investigate the device *scaling characteristics* and performance optimization with *process variations*.
- Review and understand the basic definitions of MOS transistor <u>performance</u> <u>parameters</u>: linear and saturation threshold voltages ( $V_{t0}$  and  $V_{ts}$ ), on-state saturation current ( $I_{on}$  or  $I_{dsat}$ ), off-state leakage current ( $I_{off}$ ), transconductance ( $g_{ms}$ ), subthreshold swing ( $S_{ts}$ ), and drain (output) conductance ( $g_{ds}$ ).

| Linear threshold voltage:     | $V_{t0} \equiv V_{gs} \mid I_{ds} = 0 @ g_{m0} = \max(V_{ds} = 0.05V)$                                               |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Critical current.             | $I_{crit} = I_{ds} @ V_{gs} = V_{t0} (V_{ds} = 0.05 V)$                                                              |
| Saturation threshold voltage: | $V_{ts} \equiv V_{gs} \mid I_{ds} = I_{crit} (V_{ds} = 5 \text{ V})$                                                 |
| On-state saturation current.  | $I_{on} \equiv I_{ds} \mid V_{gs} = V_{ds} = 5 \text{ V}$                                                            |
| Off-state leakage current.    | $I_{off} \equiv I_{ds} \mid V_{gs} = 0, \ V_{ds} = 5 \ V$                                                            |
| Transconductance:             | $g_{ms} \equiv dI_{ds}/dV_{gs} (V_{gs} = V_{ds} = 5 \text{ V})$                                                      |
| Subthreshold swing:           | $S_{ts} \equiv \Delta V_{gs} / \Delta \log(I_{ds}) = 1 \operatorname{dec} (\mathrm{mV/dec}) (V_{ds} = 5 \mathrm{V})$ |
| Drain (output) conductance:   | $g_{ds} \equiv dI_{ds}/dV_{ds} (V_{gs} = V_{ds} = 5 \text{ V})$                                                      |

All the above are at zero body bias:  $V_{bs} = 0$ . For body effect, threshold voltage is defined as:  $V_t(V_{bs}) \equiv V_{gs} \mid I_{ds} = I_{crit} (V_{ds} = 0.05 \text{ V}, V_{bs} = -5 \text{ V}).$ 

- Run 2D MEDICI simulation on long (10- $\mu$ m) and short (1- $\mu$ m) channel transistors to obtain the above-defined device parameters (targets):  $V_{t0}$ ,  $V_{ts}$ ,  $I_{on}$ ,  $I_{off}$ ,  $g_{ms}$ , and  $S_{ts}$ . Store the simulation data in the Split Table. Understand the necessary I-V sweeps to obtain the above parameters.
- Observe and familiarize with the device I-V characteristics, such as  $I_{ds}-V_{gs}$ ,  $log(I_{ds})-V_{gs}$ , and  $I_{ds}-V_{ds}$  in different regions of operation.
- Study the (ideal) theoretical Vt equation and understand each term in the Vt expression and understand its functional dependence on each physical parameter as well as approximations involved. Based on the gate work function and fixed oxide charge specifications (in MEDICI) and the resulting structure (i.e., gate oxide thickness tox and channel doping profile):
  - Estimate the <u>"average" channel doping</u> level [how?] and use this average doping to calculate the long-channel threshold voltage  $V_{t0}$ . Compare the calculated  $V_{t0}$  with that from the numerical device.
  - What is the <u>"effective" channel doping</u> ( $N_{eff}$  or  $N_A$  as used in the ideal  $V_t$  equation) that would give the same  $V_{t0}$  from the equation as that from the numerical device? Understand the meaning of the "effective" channel doping [and how to obtain it] and the approximations involved.
- Understand "V<sub>t0</sub> roll-off" and the simple "triangle" charge-sharing model.
- Understand the transistor linear/saturation (drift + diffusion) current equations and the main parameters (threshold voltage, transconductance, subthreshold swing), and their relations to oxide thickness and channel doping.
- Study the *transistor I–V characteristics*: understand functional (or behavioural) dependence of *I*<sub>ds</sub> on *V*<sub>gs</sub> at low and high *V*<sub>ds</sub>, and influence of *V*<sub>t0</sub>, *V*<sub>ts</sub>, *g*<sub>m</sub>, and *S*<sub>t</sub> on *I*<sub>on</sub>, *I*<sub>off</sub>. Observe, analyze, and understand the basic behaviours ("shapes") of *I*<sub>ds</sub>–*V*<sub>gs</sub> for:
  - Linear (@ $V_{d0}$ ) vs. saturation (@ $V_{dd}$ )  $I_{ds}$  on linear scale;
  - Linear (@ $V_{d0}$ ) vs. saturation (@ $V_{dd}$ )  $I_{ds}$  on log scale;
  - Long-channel vs. short-channel *I*<sub>ds</sub> on linear/log scales.
- Study the *transistor scaling characteristics*: device parameters ( $V_t$ ,  $I_{on}$ ,  $I_{off}$  as well as  $g_m$  and  $S_t$ ) as a function of decreasing gate length,  $L_g$ .
  - Write a simple program (Excel, Matlab, C) to plot " $V_t$  vs.  $L_g$ " curves based on the theoretical  $V_t$  equation (long-channel) and "triangle" charge-sharing model (short-channel) with a given set of *transistor parameters* ( $N_A$ ,  $t_{ox}$ ,  $\Phi_m$ ;  $x_j$ ). Vary and observe the " $V_t$  vs.  $L_g$ " changes by changing parameter values.
  - Obtain MEDICI device structures of different gate lengths using structure truncation/reflection (Recommended:  $L_g = 10, 5, 2, 1.6, 1.2, 1, 0.8, [0.7] \mu m$ ). Note the metallurgical ("effective") channel length  $L_{ch} = L_g - 2\sigma x_j$  (where  $\sigma \sim 0.7$ ) is due to n<sup>+</sup> source/drain lateral diffusion.

- Obtain *technology optimization curves*, e.g.,  $V_{t0}$ -log( $L_g$ ),  $V_{ts}$ -log( $L_g$ ),  $g_{m}$ -log( $L_g$ ),  $S_t$ -log( $L_g$ ),  $I_{on}$ -log( $L_g$ ), log( $I_{off}$ )-log( $L_g$ ), and log( $I_{off}$ )- $I_{on}$ . Compare with theoretical calculations, e.g.,  $V_{t0}$  "roll-off" based on the simple "triangle" *charge-sharing model*. Determine <u>minimum gate</u> <u>length</u> based on a given set of criteria; or alternatively, determine various <u>performance parameters</u> at a given "designed" gate length.
- **Exercise** [practice through examples to reinforce the concepts and relate to analytical theory]
  - Through DOE, split wafer with selected process variations. Observe and optimize the device performance through <u>target-variable relationship</u>. Use analytical theory as a guide to relate target-variable dependencies and learn graphical solutions (numerical interpolation) for data analysis.
  - ➢ Determine *new* process variables for improved "on/off" current trade-off for logic-circuit applications. <u>Specifically</u>, tune the given ("original") process such that for the **designed** L<sub>g</sub> = 1 µm device, drive current (*I*<sub>on</sub>) can be increased AND leakage current (*I*<sub>off</sub>) can be reduced, with the <u>guide</u> that the linear threshold voltage at L<sub>g</sub> = 1 µm is <u>relatively</u> unchanged. Below are some examples of DOE's you may follow.
    - With reference to the long-channel (10- $\mu$ m) and short-channel (1- $\mu$ m) devices, run separate DOEs for  $V_t$ -adjustment implant *Dose* ( $\Phi$ ) variations at a given gate-oxidation *Time* (t) and t variations at a given  $\Phi$ , respectively, to observe the trend in " $V_{t0}$  roll-off" ( $\Delta V_{t0} = V_{t0_10\mu m} V_{t0_1\mu m}$ ) and "drain-induced barrier lowering (DIBL)" ( $\Delta V_{DIBL} = V_{t0_1\mu m} V_{ts_1\mu m}$ ) as a function of t (or  $t_{ox}$ ) as well as a function of  $\Phi$  (or  $N_A$ ). [*Question*: Can you do some calculations as a guide?]
    - Based on the ideas in reducing the two major short-channel effects, namely, " $\Delta V_{t0}$  roll-off" and " $\Delta V_{DIBL}$ ", decrease  $t_{ox}$  (by decreasing gate oxidation *Time*, *t*) and increase  $N_A$  (by increasing  $V_r$ -adjustment implant *Dose*,  $\Phi$ ), while maintaining the same  $V_{t0}$  for the  $L_g = 1 \ \mu m$  device.
    - Based on the best-estimated (Φ and t) combination, run the "full-loop" for various gate-length devices in comparison with the original process. Plot technology curves for the "new" process with respect to the "original" process, such as V<sub>t0</sub> and V<sub>ts</sub> vs. log(L<sub>g</sub>); g<sub>ms</sub> vs. log(L<sub>g</sub>); S<sub>ts</sub> vs. log(L<sub>g</sub>); I<sub>on</sub> vs. log(L<sub>g</sub>); log(I<sub>off</sub>) vs. log(L<sub>g</sub>); and log(I<sub>off</sub>) vs. Ion.
    - Alternatively, run "full-loop" DOE on the "nominal" (1- $\mu$ m) device for various  $\Phi$  and *t* combinations, and plot the "scattered" optimization data such as log( $I_{off}$ ) vs.  $I_{on}$ ,  $S_{ts}$  vs.  $g_{ms}$ ,  $V_{ts}$ , vs.  $V_{t0}$ . Identify the best ( $\Phi$  and *t*) condition and understand the reason from  $S_{ts}$ – $g_{ms}$  and  $V_{ts}$ – $V_{t0}$  data.
    - Optional: consider other process variables, such as punch-through (PT) implant dose/energy; or n<sup>+</sup> source/drain implant dose/energy.
    - Collect relevant data to explain why your new process is better than the original given process. Relate the process variations to the reduction of major short-channel effects.
    - Once certain improvements are made, find out the reasons and follow similar approaches to see if you can <u>further</u> optimize the process to improve the performance (i.e., take your new process as "nominal");

therefore, to understand how the  $I_{on}$  and  $I_{off}$  are dependent on the device and process parameters and how they can be both improved.

- Major concepts to be learned:
  - Technology generations and major short-channel effects (Vt roll-off and DIBL), and ways to reduce them.
  - Device optimization parameters ( $I_{on}$  and  $I_{off}$ ) and their relations to process variables ( $\Phi$  and t) via device electrical parameters ( $V_t$ ,  $g_m$ ,  $S_t$ ) and structural parameters ( $t_{ox}$ ,  $N_{eff}$ ,  $x_j$ ).

## Notes

- Study the design and plan your experiments. Apply the basic theory you have learned as a guide. Be aware that you have limited time and disk space for the project, and try to make the best use of hands-on sessions.
- Concentrate more on making observations from numerical data, knowing alternatives, applying knowledge, observing discrepancies, analyzing and explaining results, and your creative thinking. Design your experiments with specific objectives. It is more important to demonstrate *the approach* you are taking than simply arriving at a solution.
- Learn to "sketch" device behaviors (e.g., *I*<sub>ds</sub>-*V*<sub>gs</sub>, *V*<sub>t</sub>-*L*<sub>g</sub>, *I*<sub>off</sub>-*I*<sub>on</sub>) at various bias conditions, geometries, oxide, and doping variations. The shapes of these curves (linear or log scale, long or short, linear or saturation) contain essential physics, and how you draw them, reflects your understanding.
- **Report writing**: Writing report is the final, but very important, stage of a learning process. It is the opportunity for you to re-organize your logical reasoning in your design, and present and demonstrate your understanding on the subject. The process of writing the report is itself a learning process, in which you can reinforce the knowledge and experience you have learned in the design. More questions will be given during class. Some specific notes:
  - Include only those "necessary" plots to support your analysis. It is best to include your own questions that you have learned/answered.
  - One "brief" report is to be handed in per person. It is essentially *reporting your understanding* of this Design. No need for detailed theory only present what you have done and learned. Hand-written with sketches and annotations on plots are encouraged.
- This is an <u>open-ended</u> design exercise. Take this assignment as a <u>guide</u> rather than trying to 'answer' listed questions. Also, take this exercise as an <u>opportunity</u> to do something different from your past year experience explore with your own creative thinking. Your performance and report will be evaluated at the following three levels:
  - Solution: The ability to arrive at a solution to the given problem [C~B].
  - Approach: The ability to analyze with reasoning in *your approach* [B~A].
  - Creativity: The ability to raise questions and solve them; and demonstration of your understanding on what is taught, and application to solving problems beyond what is taught [A<sup>+</sup>].